Scheduling of Conditional Process Graphs for the Synthesis of Embedded Systems

Petru Eles, Krzysztof Kuchcinski, Zebo Peng, Alex Doboli, Paul Pop

AbstractWe present an approach to process scheduling based on an abstract graph representation which captures both dataflow and the flow of control. Target architectures consist of several processors, ASICs and shared busses. We have developed a heuristic which generates a schedule table so that the worst case delay is minimized. Several experiments demonstrate the efficiency of the approach.
TypeConference paper [With referee]
ConferenceDesign, Automation and Test in Europe
Year1998
BibTeX data [bibtex]
IMM Group(s)Computer Science & Engineering